SAMA5D4 Xplained Ultra Board BSP
guowenxue
2019-08-19 2e7235d10c6dbff81960282e1a1e2e798f9b8db8
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
/******************************************************************************
 *
 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
 *                                        
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 *
 ******************************************************************************/
/*****************************************************************************
 * Module:    __INC_HAL8192CPHYCFG_H
 *
 *
 * Note:    
 *            
 *
 * Export:    Constants, macro, functions(API), global variables(None).
 *
 * Abbrev:    
 *
 * History:
 *        Data        Who        Remark 
 *      08/07/2007  MHC        1. Porting from 9x series PHYCFG.h.
 *                            2. Reorganize code architecture.
 * 
 *****************************************************************************/
 /* Check to see if the file has been included already.  */
#ifndef __INC_HAL8192CPHYCFG_H
#define __INC_HAL8192CPHYCFG_H
 
 
/*--------------------------Define Parameters-------------------------------*/
#define LOOP_LIMIT                5
#define MAX_STALL_TIME            50        //us
#define AntennaDiversityValue    0x80    //(Adapter->bSoftwareAntennaDiversity ? 0x00:0x80)
#define MAX_TXPWR_IDX_NMODE_92S    63
#define Reset_Cnt_Limit            3
 
 
#ifdef CONFIG_PCI_HCI
#define MAX_AGGR_NUM    0x0A0A
#else
#define MAX_AGGR_NUM    0x0909
#endif
 
#ifdef CONFIG_PCI_HCI
#define    SET_RTL8192SE_RF_SLEEP(_pAdapter)                            \
{                                                                    \
    u1Byte        u1bTmp;                                                \
    u1bTmp = PlatformEFIORead1Byte(_pAdapter, REG_LDOV12D_CTRL);        \
    u1bTmp |= BIT0;                                                    \
    PlatformEFIOWrite1Byte(_pAdapter, REG_LDOV12D_CTRL, u1bTmp);        \
    PlatformEFIOWrite1Byte(_pAdapter, REG_SPS_OCP_CFG, 0x0);                \
    PlatformEFIOWrite1Byte(_pAdapter, TXPAUSE, 0xFF);                \
    PlatformEFIOWrite2Byte(_pAdapter, CMDR, 0x57FC);                \
    delay_us(100);                                                    \
    PlatformEFIOWrite2Byte(_pAdapter, CMDR, 0x77FC);                \
    PlatformEFIOWrite1Byte(_pAdapter, PHY_CCA, 0x0);                \
    delay_us(10);                                                    \
    PlatformEFIOWrite2Byte(_pAdapter, CMDR, 0x37FC);                \
    delay_us(10);                                                    \
    PlatformEFIOWrite2Byte(_pAdapter, CMDR, 0x77FC);                \
    delay_us(10);                                                    \
    PlatformEFIOWrite2Byte(_pAdapter, CMDR, 0x57FC);                \
}
#endif
 
 
/*--------------------------Define Parameters-------------------------------*/
 
 
/*------------------------------Define structure----------------------------*/ 
 
 
/* BB/RF related */
 
/*------------------------------Define structure----------------------------*/ 
 
 
/*------------------------Export global variable----------------------------*/
/*------------------------Export global variable----------------------------*/
 
 
/*------------------------Export Marco Definition---------------------------*/
/*------------------------Export Marco Definition---------------------------*/
 
 
/*--------------------------Exported Function prototype---------------------*/
//
// BB and RF register read/write
//
u32    PHY_QueryBBReg8192C(    IN    PADAPTER    Adapter,
                                IN    u32        RegAddr,
                                IN    u32        BitMask    );
void    PHY_SetBBReg8192C(    IN    PADAPTER    Adapter,
                                IN    u32        RegAddr,
                                IN    u32        BitMask,
                                IN    u32        Data    );
u32    PHY_QueryRFReg8192C(    IN    PADAPTER    Adapter,
                                IN    u8                eRFPath,
                                IN    u32                RegAddr,
                                IN    u32                BitMask    );
void    PHY_SetRFReg8192C(    IN    PADAPTER        Adapter,
                                IN    u8                eRFPath,
                                IN    u32                RegAddr,
                                IN    u32                BitMask,
                                IN    u32                Data    );
 
//
// Initialization related function
//
/* MAC/BB/RF HAL config */
int    PHY_MACConfig8192C(    IN    PADAPTER    Adapter    );
int    PHY_BBConfig8192C(    IN    PADAPTER    Adapter    );
int    PHY_RFConfig8192C(    IN    PADAPTER    Adapter    );
/* RF config */
int    rtl8192c_PHY_ConfigRFWithParaFile(    IN    PADAPTER    Adapter,
                                                IN    u8*             pFileName,
                                                IN    u8            eRFPath);
int    rtl8192c_PHY_ConfigRFWithHeaderFile(    IN    PADAPTER    Adapter,
                                                IN    u8            eRFPath);
 
/* BB/RF readback check for making sure init OK */
int    rtl8192c_PHY_CheckBBAndRFOK(    IN    PADAPTER        Adapter,
                                            IN    HW_BLOCK_E        CheckBlock,
                                            IN    u8                eRFPath      );
/* Read initi reg value for tx power setting. */
void    rtl8192c_PHY_GetHWRegOriginalValue(    IN    PADAPTER        Adapter    );
 
//
// RF Power setting
//
//extern    BOOLEAN    PHY_SetRFPowerState(IN    PADAPTER            Adapter, 
//                                    IN    RT_RF_POWER_STATE    eRFPowerState);
 
//
// BB TX Power R/W
//
void    PHY_GetTxPowerLevel8192C(    IN    PADAPTER        Adapter,
                                            OUT s32*            powerlevel    );
void    PHY_SetTxPowerLevel8192C(    IN    PADAPTER        Adapter,
                                            IN    u8            channel    );
BOOLEAN    PHY_UpdateTxPowerDbm8192C(    IN    PADAPTER    Adapter,
                                            IN    int        powerInDbm    );
 
//
VOID 
PHY_ScanOperationBackup8192C(IN    PADAPTER    Adapter,
                                        IN    u8        Operation    );
 
//
// Switch bandwidth for 8192S
//
//extern    void    PHY_SetBWModeCallback8192C(    IN    PRT_TIMER        pTimer    );
void    PHY_SetBWMode8192C(    IN    PADAPTER            pAdapter,
                                    IN    CHANNEL_WIDTH    ChnlWidth,
                                    IN    unsigned char    Offset    );
 
//
// Set FW CMD IO for 8192S.
//
//extern    BOOLEAN HalSetIO8192C(    IN    PADAPTER            Adapter,
//                                    IN    IO_TYPE                IOType);
 
//
// Set A2 entry to fw for 8192S
//
extern    void FillA2Entry8192C(        IN    PADAPTER            Adapter,
                                        IN    u8                index,
                                        IN    u8*                val);
 
 
//
// channel switch related funciton
//
//extern    void    PHY_SwChnlCallback8192C(    IN    PRT_TIMER        pTimer    );
void    PHY_SwChnl8192C(    IN    PADAPTER        pAdapter,
                                    IN    u8            channel    );
 
VOID
PHY_SetSwChnlBWMode8192C(
    IN    PADAPTER            Adapter,
    IN    u8                    channel,
    IN    CHANNEL_WIDTH    Bandwidth,
    IN    u8                    Offset40,
    IN    u8                    Offset80
);
                
//
// BB/MAC/RF other monitor API
//
void    PHY_SetMonitorMode8192C(IN    PADAPTER    pAdapter,
                                        IN    BOOLEAN        bEnableMonitorMode    );
 
BOOLEAN    PHY_CheckIsLegalRfPath8192C(IN    PADAPTER    pAdapter,
                                            IN    u32        eRFPath    );
 
 
VOID rtl8192c_PHY_SetRFPathSwitch(IN    PADAPTER    pAdapter, IN    BOOLEAN        bMain);
 
//
// Modify the value of the hw register when beacon interval be changed.
//
void    
rtl8192c_PHY_SetBeaconHwReg(    IN    PADAPTER        Adapter,
                    IN    u16            BeaconInterval    );
 
 
extern    VOID
PHY_SwitchEphyParameter(
    IN    PADAPTER            Adapter
    );
 
extern    VOID
PHY_EnableHostClkReq(
    IN    PADAPTER            Adapter
    );
 
BOOLEAN
SetAntennaConfig92C(
    IN    PADAPTER    Adapter,
    IN    u8        DefaultAnt    
    );
 
#ifdef RTL8192C_RECONFIG_TO_1T1R
extern void    PHY_Reconfig_To_1T1R(_adapter *padapter);
#endif
/*--------------------------Exported Function prototype---------------------*/
 
#endif    // __INC_HAL8192CPHYCFG_H